Read More
Date: 13-5-2021
1780
Date: 12-4-2021
1892
Date: 2-5-2021
1744
|
Voltage amplification
The graph of Fig. 1 shows the drain (channel) current, ID, as a function of the gate bias voltage, EG, for a hypothetical N-channel JFET. The drain voltage, ED, is assumed to be constant.
Fig. 1 Relative drain current as a function of gate voltage for a hypothetical N-channel JFET.
When EG is fairly large and negative, the JFET is pinched off, and no current flows through the channel. As EG gets less negative, the channel opens up, and current begins flowing. As EG gets still less negative, the channel gets wider and the current ID increases. As EG approaches the point where the SG junction is at forward breakover, the channel conducts as well as it possibly can.
If EG becomes positive enough so that the SG junction conducts, the JFET will no longer work properly. Some of the current in the channel will then be shunted off through the gate, a situation that is never desired in a JFET. The hose will spring a leak!
The best amplification for weak signals is obtained when the gate bias, EG, is such that the slope of the curve in Fig. 1 is the greatest. This is shown roughly by the range marked X in the figure. For power amplification, however, results are often best when the JFET is biased at, or even beyond, pinchoff, in the range marked Y.
The current ID passes through the drain resistor. Small fluctuations in EG cause large changes in ID, and these variations in turn produce wide swings in the dc voltage across R3 (at A) or R4 (at B). The ac part of this voltage goes through capacitor C2, and appears at the output as a signal of much greater ac voltage than that of the input signal at the gate. That’s voltage amplification.
|
|
دراسة يابانية لتقليل مخاطر أمراض المواليد منخفضي الوزن
|
|
|
|
|
اكتشاف أكبر مرجان في العالم قبالة سواحل جزر سليمان
|
|
|
|
|
اتحاد كليات الطب الملكية البريطانية يشيد بالمستوى العلمي لطلبة جامعة العميد وبيئتها التعليمية
|
|
|